# **Boost Converter Stage in APM16 Series for Multiphase and Semi-Bridgeless PFC**

# FAM65CR51XZ1, FAM65CR51XZ2

#### **Features**

- Integrated SIP or DIP Boost Converter Stage Power Module for On-board Charger (OBC) in EV or PHEV
- 5 kV/1 sec Electrically Isolated Substrate for Easy Assembly
- Creepage and Clearance per IEC60664-1, IEC 60950-1
- Compact Design for Low Total Module Resistance
- Module Serialization for Full Traceability
- Low Thermal Resistance Due to the Used ALN Substrate
- AEC-Q101 & AQG324 Qualified and PPAP Capable
- UL94V-0 Compliant
- These Devices are Pb-Free and are RoHS Compliant

### **Applications**

• PFC Stage of an On-board Charger in PHEV or EV

#### **Benefits**

- Enable Design of Small, Efficient and Reliable System for Reduced Vehicle Fuel Consumption and CO<sub>2</sub> Emission
- Simplified Assembly, Optimized Layout, High Level of Integration, and Improved Thermal Performance



## ON Semiconductor®

www.onsemi.com



APMCD-A16 / 12LD, AUTOMOTIVE MODULE CASE MODGG



APMCD-B16 / 12LD, AUTOMOTIVE MODULE CASE MODGK

#### MARKING DIAGRAM

XXXXXXXXXX ZZZ ATYWW NNNNNNN

XXXX = Specific Device Code

ZZZ = Lot ID

AT = Assembly & Test Location

Y = Year WW = Work Week NNN = Serial Number

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

## **ORDERING INFORMATION**

| Part Number  | Package   | Lead Forming | DBC Material | Pb-Free and<br>RoHS Compliant | Operating<br>Temperature (Ta) | Shipping        |
|--------------|-----------|--------------|--------------|-------------------------------|-------------------------------|-----------------|
| FAM65CR51XZ1 | APMCD-A16 | Y-Shape      | AIN          | Yes                           | –40°C~125°C                   | 72 Units / Tube |
| FAM65CR51XZ2 | APMCD-B16 | L-Shape      | AIN          | Yes                           | -40°C~125°C                   | 72 Units / Tube |

## Pin Configuration and Block Description



Figure 1. Pin Configuration

**Table 1. PIN DESCRIPTION** 

| Pin No. | Name      | Description                   |
|---------|-----------|-------------------------------|
| 1, 2    | AC1       | Phase 1 Leg of the PFC Bridge |
| 3       | NC        | Not Connected                 |
| 4       | NC        | Not Connected                 |
| 5, 6    | B+        | Positive Battery Terminal     |
| 7, 8    | Q1 Source | Source Terminal of Q1         |
| 9       | Q1 Gate   | Gate Terminal of Q1           |
| 10      | Q2 Gate   | Gate Terminal of Q2           |
| 11, 12  | Q2 Source | Source Terminal of Q2         |
| 13      | NC        | Not Connected                 |
| 14      | NC        | Not Connected                 |
| 15, 16  | AC2       | Phase 2 Leg of the PFC Bridge |

#### INTERNAL EQUIVALENT CIRCUIT



Figure 2. Internal Block Diagram

Table 2. ABSOLUTE MAXIMUM RATINGS OF MOSFET ( $T_J = 25$ °C unless otherwise noted)

| Symbol                  | Parameter                                                                          | Max         | Unit |
|-------------------------|------------------------------------------------------------------------------------|-------------|------|
| V <sub>DS</sub> (Q1~Q2) | Drain-to-Source Voltage                                                            | 650         | V    |
| V <sub>GS</sub> (Q1~Q2) | Gate-to-Source Voltage                                                             | ±20         | V    |
| I <sub>D</sub> (Q1~Q2)  | Drain Current Continuous (T <sub>C</sub> = 25°C, V <sub>GS</sub> = 10 V) (Note 1)  | 64          | Α    |
|                         | Drain Current Continuous (T <sub>C</sub> = 100°C, V <sub>GS</sub> = 10 V) (Note 1) | 40          | Α    |
| E <sub>AS</sub> (Q1~Q2) | Single Pulse Avalanche Energy (Note 2)                                             | 623         | mJ   |
| P <sub>D</sub>          | Power Dissipation (T <sub>C</sub> = 25°C, V <sub>GS</sub> = 10 V) (Note 1)         | 463         | W    |
| T <sub>J</sub>          | Maximum Junction Temperature                                                       | -55 to +150 | °C   |
| T <sub>C</sub>          | Maximum Case Temperature                                                           | -40 to +125 | °C   |
| T <sub>STG</sub>        | Storage Temperature                                                                | -40 to +125 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Maximum continuous current and power, without switching losses, to reach T<sub>J</sub> = 150°C respectively at T<sub>C</sub> = 25°C and T<sub>C</sub> = 100°C; defined by design based on MOSFET R<sub>DS(ON)</sub> and max. R<sub>θJC</sub> and not subject to production test
 Starting T<sub>J</sub> = 25°C, I<sub>AS</sub> = 6.5 A, R<sub>G</sub> = 25 Ω

#### **DBC Substrate**

0.63 mm AlN with 0.3 mm copper on both sides. DBC substrate is NOT nickel plated.

#### **Lead Frame**

OFC copper alloy, 0.50 mm thick. Plated with 8  $\mu$ m to 25.4  $\mu$ m thick Matte Tin.

#### Flammability Information

All materials present in the power module meet UL flammability rating class 94V-0.

#### **Compliance to RoHS Directives**

The power module is 100% lead free and RoHS compliant 2000/53/C directive.

#### Solder

Solder used is a lead free SnAgCu alloy. Solder presents high risk to melt at temperature beyond 210°C. Base of the leads, at the interface with the package body, should not be exposed to more than 200°C during mounting on the PCB or during welding to prevent the re–melting of the solder joints

669

nC

Table 3. ELECTRICAL SPECIFICATIONS OF MOSFET (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                 | Parameter                         | Conditions                                                                        | Min  | Тур  | Max  | Unit |
|------------------------|-----------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| BV <sub>DSS</sub>      | Drain-to-Source Breakdown Voltage | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                                      | 650  | -    | _    | V    |
| V <sub>GS(th)</sub>    | Gate-to-Source Threshold Voltage  | $V_{GS} = V_{DS}$ , $I_D = 3.3 \text{ mA}$                                        | 3.0  | -    | 5.0  | V    |
| R <sub>DS(ON)</sub> Q1 | Q1 Low Side MOSFET                | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A                                     | _    | 44   | 51   | mΩ   |
| R <sub>DS(ON)</sub> Q2 | Q2 Low Side MOSFET                | 7                                                                                 | _    | 44   | 51   | mΩ   |
| R <sub>DS(ON)</sub> Q1 | Q1 Low Side MOSFET                | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 20 A,                                    | _    | 79   | _    | mΩ   |
| R <sub>DS(ON)</sub> Q2 | Q2 Low Side MOSFET                | T <sub>J</sub> = 125°C (Note 3)                                                   | _    | 79   | _    | mΩ   |
| 9 <sub>FS</sub>        | Forward Transconductance          | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 20 A (Note 3)                            | _    | 30   | _    | S    |
| I <sub>GSS</sub>       | Gate-to-Source Leakage Current    | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                                 | -100 | -    | +100 | nA   |
| I <sub>DSS</sub>       | Drain-to-Source Leakage Current   | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V                                    | _    | -    | 10   | μΑ   |
| DYNAMIC C              | HARACTERISTICS (Note 3)           | •                                                                                 | -    |      | -    | •    |
| C <sub>iss</sub>       | Input Capacitance                 | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V, f = 1 MHz                         | _    | 4864 | _    | pF   |
| C <sub>oss</sub>       | Output Capacitance                | 7                                                                                 | _    | 109  | _    | pF   |
| C <sub>rss</sub>       | Reverse Transfer Capacitance      | 7                                                                                 | _    | 16   | _    | pF   |
| C <sub>oss(eff)</sub>  | Effective Output Capacitance      | V <sub>DS</sub> = 0 to 520 V, V <sub>GS</sub> = 0 V                               | _    | 652  | _    | pF   |
| R <sub>g</sub>         | Gate Resistance                   | f = 1 MHz                                                                         | _    | 2    | _    | Ω    |
| Q <sub>g(tot)</sub>    | Total Gate Charge                 | $V_{DS} = 380 \text{ V}, I_D = 20 \text{ A}, V_{GS} = 0 \text{ to } 10 \text{ V}$ | _    | 123  | _    | nC   |
| Q <sub>gs</sub>        | Gate-to-Source Gate Charge        | 7                                                                                 | _    | 37.5 | _    | nC   |
| Q <sub>gd</sub>        | Gate-to-Drain "Miller" Charge     | 1                                                                                 |      | 49   | _    | nC   |
| SWITCHING              | CHARACTERISTICS (Note 3)          | •                                                                                 |      |      |      |      |
| t <sub>on</sub>        | Turn-on Time                      | $V_{DS} = 400 \text{ V}, I_D = 20 \text{ A}, V_{GS} = 10 \text{ V},$              | _    | 87   | _    | ns   |
| t <sub>d(on)</sub>     | Turn-on Delay Time                | $R_{G} = 4.7 \Omega$                                                              | _    | 47   | _    | ns   |
| t <sub>r</sub>         | Turn-on Rise Time                 | 7                                                                                 | _    | 43   | _    | ns   |
| t <sub>off</sub>       | Turn-off Time                     | 7                                                                                 | _    | 146  | -    | ns   |
| t <sub>d(off)</sub>    | Turn-off Delay Time               | 7                                                                                 | _    | 118  | -    | ns   |
| t <sub>f</sub>         | Turn-off Fall Time                | 7                                                                                 | _    | 29   | -    | ns   |
| BODY DIOD              | E CHARACTERISTICS                 |                                                                                   |      |      |      |      |
| V <sub>SD</sub>        | Source-to-Drain Diode Voltage     | I <sub>SD</sub> = 20 A, V <sub>GS</sub> = 0 V                                     | -    | 0.95 | -    | V    |
| T <sub>rr</sub>        | Reverse Recovery Time             | V <sub>DS</sub> = 520 V, I <sub>D</sub> = 20 A,                                   | -    | 133  | -    | ns   |
|                        | -                                 | - a./a 100 A/ue (Note 3)                                                          | P    |      |      |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

 $d_I/d_t = 100 \text{ A/}\mu\text{s} \text{ (Note 3)}$ 

Reverse Recovery Charge

 $Q_{rr}$ 

<sup>3.</sup> Defined by design, not subject to production test

Table 4. ABSOLUTE MAXIMUM RATINGS OF THE BOOST DIODE (T<sub>J</sub> = 25°C unless otherwise noted) (Note 4)

| Symbol             | Parameter                                                   | Max         | Unit |
|--------------------|-------------------------------------------------------------|-------------|------|
| V <sub>RRM</sub>   | Peak Repetitive Reverse Voltage (Note 5)                    | 600         | V    |
| V <sub>RWM</sub>   | Working Peak Reverse Voltage (Note 5)                       | 600         | V    |
| V <sub>R</sub>     | DC Blocking Voltage                                         | 600         | V    |
| I <sub>F(AV)</sub> | Average Rectified Forward Current T <sub>C</sub> = 25°C     | 15          | Α    |
| I <sub>FSM</sub>   | Non-Repetitive Peak Surge Current (Half Wave 1 Phase 60 Hz) | 45          | Α    |
| $T_J$              | Maximum Junction Temperature                                | -55 to +175 | °C   |
| T <sub>C</sub>     | Maximum Case Temperature                                    | -40 to +125 | °C   |
| T <sub>STG</sub>   | Storage Temperature                                         | -40 to +125 | °C   |
| E <sub>AVL</sub>   | Avalanche Energy (2.85 A, 1 mH)                             | 4           | mJ   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 5. ELECTRICAL SPECIFICATIONS OF THE BOOST DIODE (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                                                                                                                              | Test Condi                                               | tions                  | Min | Тур  | Max | Unit |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|-----|------|-----|------|
| I <sub>R</sub>  | Instantaneous Reverse Current                                                                                                          | V <sub>R</sub> = 600 V                                   | T <sub>C</sub> = 25°C  | -   | -    | 100 | μΑ   |
|                 |                                                                                                                                        |                                                          | T <sub>C</sub> = 125°C | -   | _    | 1   | mA   |
| V <sub>FM</sub> | Instantaneous Forward Voltage (Note 7)                                                                                                 | I <sub>F</sub> = 15 A                                    | T <sub>C</sub> = 25°C  | -   | 1.65 | 2.2 | V    |
|                 |                                                                                                                                        |                                                          | T <sub>C</sub> = 125°C | -   | 1.24 | 1.7 | V    |
| t <sub>rr</sub> | Reverse Recovery Time                                                                                                                  | I <sub>F</sub> = 15 A                                    | T <sub>C</sub> = 25°C  | -   | 29   | _   | ns   |
| ta              | Time to reach peak reverse current                                                                                                     | d <sub>IF</sub> /dt = 200 A/μs<br>V <sub>R</sub> = 390 V | T <sub>C</sub> = 25°C  | -   | 16   | -   | ns   |
| t <sub>b</sub>  | Time from peak $I_{RRM}$ to projected zero crossing of $I_{RRM}$ based on a straight line from peak $I_{RRM}$ through 25% of $I_{RRM}$ | (Note 6)                                                 | T <sub>C</sub> = 25°C  | -   | 13   | -   | ns   |
| $Q_{rr}$        | Reverse Recovered Charge                                                                                                               | 1                                                        | T <sub>C</sub> = 25°C  | -   | 43   | _   | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **Table 6. THERMAL RESISTANCE**

|                                    | Parameters                                          | Min | Тур  | Max  | Unit |
|------------------------------------|-----------------------------------------------------|-----|------|------|------|
| R <sub>θJC</sub> (per MOSFET chip) | Q1, Q2 Thermal Resistance Junction-to-Case (Note 8) | _   | 0.19 | 0.27 | °C/W |
| R <sub>θJS</sub> (per MOSFET chip) | Q1, Q2 Thermal Resistance Junction-to-Sink (Note 9) | -   | 0.62 | -    | °C/W |
| R <sub>θJC</sub> (per DIODE chip)  | D1, D2 Thermal Resistance Junction-to-Case (Note 8) | -   | 0.74 | 1.1  | °C/W |
| R <sub>θJS</sub> (per DIODE chip)  | D1, D2 Thermal Resistance Junction-to-Sink (Note 9) | -   | 1.65 | _    | °C/W |

R<sub>0JC (junction to case)</sub> Test method compliant with MIL STD 883–1012.1, from case temperature under the chip to case temperature measured below the package at the chip center, Cosmetic oxidation and discoloration on the DBC surface allowed

Table 7. ISOLATION (Isolation resistance at tested voltage between the base plate and to control pins or power terminals.)

| Test                                 | Test Conditions               | Isolation Resistance | Unit |
|--------------------------------------|-------------------------------|----------------------|------|
| Leakage @ Isolation Voltage (Hi-Pot) | V <sub>AC</sub> = 5 kV, 50 Hz | 100 M <              | Ω    |

<sup>4.</sup> Defined by design, not subject to production test

<sup>5.</sup> V<sub>RRM</sub> and I<sub>F(AV)</sub> value referenced to TO220-2L Auto Qualified Package Device ISL9R1560P\_F085

<sup>6.</sup> Defined by design, not subject to production test

<sup>7.</sup> Test pulse width = 300 μs, Duty Cycle = 2%

<sup>9.</sup> R<sub>θJS</sub> (junction to heat sink) Defined by thermal simulation assuming the module is mounted on a 5 mm Al–360 die casting material with 30 μm of 1.8 W/mK thermal interface material

## **PARAMETER DEFINITIONS**

## Table 8. REFERENCE TO TABLE 3: PARAMETER OF MOSFET ELECTRICAL SPECIFICATIONS

| BV <sub>DSS</sub>   | Q1, Q2 MOSFET Drain-to-Source Breakdown Voltage The maximum drain-to-source voltage the MOSFET can endure without the avalanche breakdown of the body-drain P-N junction in off state. The measurement conditions are to be found in table 3. The typ. Temperature behavior is described in Figure 14 |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>GS(th)</sub> | Q1, Q2 MOSFET Gate to Source Threshold Voltage The gate-to-source voltage measurement is triggered by a threshold ID current given in conditions at table 4 The typ. Temperature behavior can be found in Figure 11                                                                                   |
| R <sub>DS(ON)</sub> | Q1, Q2 MOSFET On Resistance RDS(on) is the total resistance between the source and the drain during the on state. The measurement conditions are to be found in table 3. The typ behavior can be found in Figure 12 and Figure 13 as well as Figure 18                                                |
| 9FS                 | Q1, Q2 MOSFET Forward Transconductance Transconductance is the gain in the MOSFET, expressed in the Equation below. It describes the change in drain current by the change in the gate–source bias voltage: $g_{fs} = \left[\frac{\Delta I_{DS}}{\Delta V_{GS}}\right]_{V_{DS}}$                      |
| I <sub>GSS</sub>    | Q1, Q2 MOSFET Gate-to-Source Leakage Current The current flowing from Gate to Source at the maximum allowed VGS The measurement conditions are described in the table 3.                                                                                                                              |
| I <sub>DSS</sub>    | Q1, Q2 MOSFET Drain-to-Source Leakage Current Drain – Source current is measured in off state while providing the maximum allowed drain-to-source voltage and the gate is shorted to the source. IDSS has a positive temperature coefficient.                                                         |



Figure 3. Timing Measurement Variable Definition

Table 9. PARAMETER OF SWITCHING CHARACTERISTICS

| Turn-On Delay (t <sub>d(on)</sub> )   | This is the time needed to charge the input capacitance, Ciss, before the load current ID starts flowing. The measurement conditions are described in the table 3. For signal definition please check Figure 3 above.                                                  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rise Time (t <sub>r</sub> )           | The rise time is the time to discharge output capacitance, Coss. After that time the MOSFET conducts the given load current ID. The measurement conditions are described in the table 3. For signal definition please check Figure 3 above.                            |
| Turn-On Time (t <sub>on</sub> )       | Is the sum of turn-on-delay and rise time                                                                                                                                                                                                                              |
| Turn-Off Delay (t <sub>d(off)</sub> ) | td(off) is the time to discharge Ciss after the MOSFET is turned off. During this time the load current ID is still flowing The measurement conditions are described in the table 3. For signal definition please check Figure 3 above.                                |
| Fall Time (t <sub>f</sub> )           | The fall time, tf, is the time to charge the output capacitance, Coss. During this time the load current drops down and the voltage VDS rises accordingly. The measurement conditions are described in the table 3. For signal definition please check Figure 3 above. |
| Turn-Off Time (t <sub>off</sub> )     | Is the sum of turn-off-delay and fall time                                                                                                                                                                                                                             |



Figure 4. Dynamic Parameters of Silicon Diode (Not in Scale)

## Table 10. REFERENCE TO TABLE 5: PARAMETER OF DIODE ELECTRICAL SPECIFICATIONS

| Instantaneous Reverse Current (I <sub>R</sub> )     | Current flowing in reverse after the reverse recovery time $t_{rr}$ . $I_R$ is shown in Figure 4 above The behavior over voltage can be seen in Figure 23                                                                                                                                                                                                                    |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instantaneous Forward Voltage V <sub>FM</sub>       | Voltage drop over the diode in a dynamic condition given in Note 7. The voltage is measured after the given test pulse width. To avoid self heating effects a small duty cycle is used The behavior over voltage can be seen in Figure 22                                                                                                                                    |
| Reverse Recovery Time t <sub>rr</sub>               | During this transition time,from conduction to blocking, the current is flowing in reverse direction and diode generates switching losses. The time is characterized on the scope by using the ta and tb approximation method ta + tb = trr parameter result in table 3  The parameter is dependent on temperature and initial dl/dt Figure 25 shows the dependency on dl/dt |
| Time to reach peak reverse current ta               | ta is the transition time from the moment the current starts to flow in reverse direction until the diode voltage drops (also the reverse current peak)                                                                                                                                                                                                                      |
| Time from peak IRRM to zero crossing t <sub>b</sub> | tb is defined by using a linear approximation from the peak IRM to a projected zero crossing of IR by crossing IR at 25% of IRRM                                                                                                                                                                                                                                             |
| Reverse Recovered Charge Q <sub>rr</sub>            | The reverse recovery charge is defined as $Q_{rr} = \int_{r}^{t_{rr}} I_r$ ( $t$ ) $dt$ This parameter is highly depend on temperature and dl/dt See Figure 27                                                                                                                                                                                                               |

#### TYPICAL CHARACTERISTICS - MOSFETS



Figure 5. Normalized Power Dissipation vs.

Case Temperature



Figure 6. Maximum Continuous  $I_D$  vs. Case Temperature



Figure 7. Transfer Characteristics



Figure 8. Forward Diode



Figure 9. On Region Characteristics (25°C)



Figure 10. On Region Characteristics (150°C)

## TYPICAL CHARACTERISTICS - MOSFETS (continued)



Figure 11. On-Resistance vs. Gate-to-Source Voltage



Figure 12. R<sub>DS(norm)</sub> vs. Junction Temperature



Figure 13. Normazlied Gate Threshold Voltage vs. Temperature



Figure 14. Normalized Breakdown Voltage vs. Temperature



Figure 15. Eoss vs. Drain-to-Source Voltage



Figure 16. Capacitance Variation

## TYPICAL CHARACTERISTICS - MOSFETS (continued)



Figure 17. Gate Charge Characteristics

Figure 18. ON-Resistance Variation with Drain Current and Gate Voltage



Figure 19. Safe Operating Area

Figure 20. Peak Current Capability



Figure 21. Peak Transient Power Capability

#### TYPICAL CHARACTERISTICS - DIODES



Figure 22. Typical Forward Voltage Drop vs. Forward Current

Figure 23. Typical Reverse Current vs.
Reverse Voltage



Figure 24. Capacitance

Figure 25. Reverse Recovery Time vs. di/dt

500



Figure 26. Reverse Recovery Current vs. di/dt



Figure 27. Reverse Recovery Charge vs. di/dt



Figure 28. Transient Thermal Impedance





# APMCD-A16 / 12LD, AUTOMOTIVE MODULE CASE MODGG

CASE MODGG ISSUE C

**DATE 03 NOV 2021** 





#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR EXTRUSIONS.

|     | MILLIMETERS |          |       |  |  |
|-----|-------------|----------|-------|--|--|
| DIM | MIN.        | NOM.     | MAX.  |  |  |
| A2  | 4.30        | 4.50     | 4.70  |  |  |
| b   | 0.45        | 0.50     | 0.60  |  |  |
| b2  | 1.15        | 1.20     | 1.30  |  |  |
| С   | 0.45        | 0.50     | 0.60  |  |  |
| D   | 39.90       | 40.10    | 40.30 |  |  |
| Е   | 33.80       | 34.30    | 34.80 |  |  |
| E1  | 21.70       | 21.90    | 22.10 |  |  |
| E2  | 12.10       | 12.30    | 12.50 |  |  |
| е   | 1.478       | 1.778    | 2.078 |  |  |
| e1  | 2.20        | 2.50     | 2.80  |  |  |
| L   | 12.10       | 12.40    | 12.70 |  |  |
| L1  |             | 4.80 REF |       |  |  |
| L2  | 7.30        | 7.60     | 7.90  |  |  |
| q   | 36.85       | 37.10    | 37.35 |  |  |
| S   | 3.159 REF   |          |       |  |  |
| ØΑ  | 3.00        | 3.20     | 3.40  |  |  |

# GENERIC MARKING DIAGRAM\*

XXXX = Specific Device Code

ZZZ = Lot ID

AT = Assembly & Test Location

Y = Year WW = Work Week

NNN = Serial Number

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON94738G                         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | APMCD-A16 / 12LD. AUTOMOTIVE MODULE |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.







# **DATE 04 NOV 2021**

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION; MILLIMETERS
- 3. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR EXTRUSIONS.

|     | MILLIMETERS |       |       |
|-----|-------------|-------|-------|
| DIM | MIN.        | NOM.  | MAX.  |
| A2  | 4.30        | 4.50  | 4.70  |
| b   | 0.45        | 0.50  | 0.60  |
| b2  | 1.15        | 1.20  | 1.30  |
| С   | 0.45        | 0.50  | 0.60  |
| D   | 39.90       | 40.10 | 40.30 |
| E   | 26.20       | 26.70 | 27.20 |
| E1  | 21.70       | 21.90 | 22.10 |
| E2  | 12.10       | 12.30 | 12.50 |
| е   | 1.478       | 1.778 | 2.078 |
| e1  | 2.20        | 2.50  | 2.80  |
| L   | 9.20        | 9.55  | 9.90  |
| L1  | 4.70        | 5.05  | 5.40  |
| q   | 36.85       | 37.10 | 37.35 |
| S   | 3.159 REF   |       |       |
| ØΑ  | 3.00        | 3.20  | 3.40  |

## **GENERIC MARKING DIAGRAM\***

**BOTTOM VIEW** 

XXXXXXXXXXXXXXX **777 ATYWW** NNNNNN

XXXX = Specific Device Code

ZZZ = Lot ID

ΑT = Assembly & Test Location

Υ = Year W = Work Week NNN = Serial Number \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON97134G                         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | APMCD-B16 / 12LD, AUTOMOTIVE MODULE |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales